



INTEGRATION, the VLSI journal 41 (2008) 439-446



www.elsevier.com/locate/vlsi

# AMOLED pixel driver circuits based on poly-Si TFTs: A comparison

## Gaetano Palumbo\*, Melita Pennisi

DIEES, University of Catania, Viale Andrea Doria 6, Catania, Italy

Received 11 January 2007; received in revised form 21 June 2007; accepted 19 October 2007

#### Abstract

In this paper, four different driver circuits for an active matrix organic light-emitting diode (AMOLED) pixel based on thin film transistor (TFT) technology are analyzed and compared. In particular, the comparison analyzed accuracy, driving speed, power consumption and area occupied. Moreover, in order to allow array simulations, the RC equivalent models of the pixel were also derived. The results were achieved considering a QVGA display  $(320 \times 240)$ , a line frequency of  $60\,\mathrm{Hz}$ , and were verified by simulations with AIM-SPICE.

© 2007 Elsevier B.V. All rights reserved.

Keywords: TFT; Driver; AMOLED; Digital circuit; Mixed design

#### 1. Introduction

Organic light-emitting diode (OLED) displays are power efficient, vivid and ideal for portable applications. Indeed, they have a lower material cost and fewer processing steps than LCDs. For these reasons OLED displays appear to be the best candidate for a variety of mobile applications.

The OLED is a current-driven device where the luminance level is determined by the level of current flowing through it. This current can be provided by a passive matrix OLED (PMOLED) or active matrix OLED (AMOLED) backplane architecture. In the latter case, a thin film transistor (TFT) circuit composes the matrix. This solution is preferred over the passive matrix approach, especially when the size of the display is increased. This is because passive matrix schemes require high-current level peaks through the pixel to obtain high luminance peaks. Higher power consumption has adverse effects on OLED reliability in the passive matrix [1].

Several OLED driver circuits, which differ in their driving speed, power consumption, area occupied and the accuracy needed to set the current level (i.e., the OLED brightness), have been presented in the literature [2,5–7]. In this paper, we review four AMOLED driver circuits having

two or three input lines (data and select) and a simple signal management, and we carry out in-depth analysis and critical comparisons. Although there are other driver circuits which allow to compensate threshold voltage shift, such as [8,9], they need more control lines and complicated signal management. In particular, in Section 2 the four circuits are presented and classified into voltage-programming driver circuits and current-programming driver circuits. In Section 3, we introduce the metrics adopted to develop the comparisons. In Section 4, we give the design rules and process parameters of poly-TFTs considered and then compare the solutions. In Section 5 simulation results are reported and compared with analytical results. Finally, in Section 6 conclusions are given. The manuscript also contains an Appendix A, which presents an evaluation of the time required to charge the driver's TFT capacitance.

#### 2. OLED driver circuits

The OLED driver circuits can be divided into two main classes: voltage-programming driver circuits and current-programming driver circuits depending on the kind of data. For both it is preferable for the OLED to be connected to the drain terminal of the driving TFT. Indeed, connecting the OLED to the source of the driving TFT results in the

<sup>\*</sup>Corresponding author. Tel.: +39957382313; fax: +3995330793. *E-mail address:* gpalumbo@diees.unict.it (G. Palumbo).

driving TFT gate—source voltage dependence on the drop across the OLED, which may change over time [7].

#### 2.1. Voltage-programming driver circuits

The simplest OLED driver circuit is realized by using a TFT in common-source configuration. Here the current level, which is that of the TFT drain, is set by the voltage signal applied to the TFT gate terminal, as clearly shown by the well-known transistor relationship

$$I_{\rm DS1} = \mu_0 C_{\rm ox} \frac{W_1 (V_{\rm GS1} - V_{\rm t})^2}{L_1},\tag{1}$$

where the parameters have the usual meanings, and we neglected second-order effects.

Following this approach, the simplest driver circuit, named 2-TFT and shown in Fig. 1, is made up of two TFTs  $(T_1 \text{ and } T_2)$ . In particular, transistors  $T_1$  and  $T_2$  are the driving transistor and selection transistor, respectively. The presence of both parasitic  $(C_{\rm gs} \text{ and } C_{\rm gd} \text{ due to the overlap between gate and source/drain})$  and intrinsic  $(C_{\rm g} \text{ due to gate oxide layer})$  capacitances is highlighted in Fig. 1. When the Select line is high, transistor  $T_2$  is switched on and the data passes from Dataline to the gate of  $T_1$  charging its gate capacitance. When Select goes down, transistor  $T_2$  is switched off and the data is stored at the gate of  $T_1$  where, neglecting current leakage, it is held constant (i.e., the OLED current is constant) thanks to the capacitances at the TFT gate until the next refresh which sets a new data value.

The limit of the above topology is due to the heavy drain current dependence on the TFT's threshold voltage shift and mobility variation, which can reach 50% and 10%, respectively.

To overcome this drawback of the simplest topology a self-compensated circuit must be introduced, but more components are needed. In particular, the self-compensated topology shown in Fig. 2 was proposed in [2]. This topology, that in the following will be called 4-TFT driver circuit, exploits the matching of transistor  $T_1$  and  $T_3$ . Indeed, assuming that the gate of  $T_1$  is previously precharged to an high value through TFT  $T_4$ , when the data is applied to the Dataline  $T_4$  and  $T_3$  turns off and on, respectively. Thus the gate voltage of  $T_1$  reaches the value  $V_{\text{Dataline}} + V_{\text{t},T_3}$ . If  $T_1$  and  $T_3$  have the same threshold



Fig. 1. 2-TFT OLED driver circuit.



Fig. 2. 4-TFT OLED driver circuit.

voltage (this is a reasonable assumption if they are in physical proximity to each other on the wafer), the current level results as

$$I_{DS1} = \mu_0 C_{ox} \frac{W_1}{L_1} \frac{(V_{GS,T_1} - V_{t,T_1})^2}{2}$$

$$= \mu_0 C_{ox} \frac{W_1}{L_1} \frac{(V_{Dataline} + V_{t,T_3} - V_{t,T_1})^2}{2}$$

$$= \mu_0 C_{ox} \frac{W_1}{L_1} \frac{V_{Dataline}^2}{2}.$$
(2)

Then, the driver is reset by applying to the Dataline a negative voltage, which discharges the gate of  $T_1$  through TFT  $T_3$ .

It is apparent that even if the threshold voltage shifts are solved, the current level is still heavily dependent on the variation in mobility. Nevertheless, since mobility variation is generally lower than 10%, it can be ignored.

#### 2.2. Current-programming driver circuits

To accurately set the current on the OLED, we can adopt a current-programming mode approach. Specifically, topologies whose circuit core is based on a TFT current mirror have been proposed. If the two transistors that constitute the current mirror are matched (i.e. close and with the same electrical characteristics) and neglecting the channel length modulation, the current at the output node (i.e., provided to the OLED) is equal to

$$I_{\text{load}} = \frac{W_1/L_1}{W_2/L_2} I_{\text{data}},$$
 (3)

where  $I_{\text{data}}$  is set at the input of the current mirror and  $(W_1/L_1)/(W_2/L_2)$  is the mirror aspect ratio. Its independence from mobility and threshold voltage variations is apparent in Eq. (3).

The current-programming topology shown in Fig. 3 is equivalent to that presented in [3]. Except for a small change in the topology that does not affect fundamental behavior, it is based on the same principle as switched current (SI) circuits based on a current mirror that implements a current track-and-hold [4]. Indeed, when



Fig. 3. Current mirror driver circuit.



Fig. 4. One-transistor current memory driver circuit.

the TFT  $T_3$  and  $T_4$  are switched on, TFT  $T_1$  and  $T_2$  act as a current mirror. Instead, when  $T_3$  and  $T_4$  are switched off, TFT  $T_1$  holds the last value of current level (before the switches are opened), thanks to its gate capacitance, which maintains the voltage constant.

Another current-driver circuit was proposed in [5,6] and is shown in Fig. 4. This circuit is again based on the SI approach, but uses the one-transistor current memory topology [4]. In particular, when the signal Select1 allows the TFT  $T_3$  and  $T_4$  to switch on, the TFT is diode connected and current  $I_{\rm data}$  flows through it. Moreover, once the TFT  $T_2$  opens thanks to the Select2 signal,  $T_1$  is disconnected from the OLED. When transistors  $T_3$  and  $T_4$  are opened and  $T_2$  is closed,  $T_1$  gate capacitance holds a voltage that sets the  $T_1$  drain current equal to  $I_{\rm data}$ .

#### 3. Driver circuit metrics

To compare the four driver circuits introduced in the previous section, we assumed that all the circuits had to set an equal amount of current. This choice allowed them to be compared independently of the load. Hence, the specific topology was analyzed only in terms of driving speed, power consumption, and area occupied.

#### 3.1. Driving speed

The frame rate (FR) of a pixel matrix is an important feature for a display and is related to the driving speed. In particular, the FR is defined

$$FR = \frac{1}{n(t_{\text{line}} + t_{\text{settle}} + t_{\text{discharge}})} \approx \frac{1}{n(t_{\text{line}} + t_{\text{settle}})},$$
 (4)

where n is the number of matrix rows,  $t_{\rm line}$  is the time required to charge all the capacitances in a row,  $t_{\rm settle}$  is the time needed to charge the driver TFT capacitance, and  $t_{\rm discharge}$  is the time slot to switch off and discharge an entire row. Since the major contribution comes from  $t_{\rm line}$  and  $t_{\rm settle}$  the approximation holds [3].

Assuming a line frequency equal to  $60 \,\mathrm{Hz}$ , it must be  $FR > 60 \,\mathrm{Hz}$ . Hence,  $t_{\mathrm{line}}$  and  $t_{\mathrm{settle}}$  limit the number of columns and consequently, the size of the entire display. In contrast, considering n a constant, FR can be considered as an index of speed performance.

As shown in [10], we can evaluate  $t_{line}$  of a matrix with m

$$t_{\text{line}} = 2.2C_{\text{eq}}R_{\text{eq}}\frac{m(m+1)}{2},$$
 (5)

where  $R_{\rm eq}$  and  $C_{\rm eq}$  are the resistance of the select line and the sum of the select line capacitance,  $C_{\rm data-select}$ , with the gate capacitance of the switching TFTs, respectively.

It is worth noting that the relationship of  $C_{\rm eq}$  is different for voltage- and current-programming driver circuits, since the circuitry to connect and disconnect the driving transistor from the line providing data is different. In particular, for voltage-programming driver circuits, which need of the only TFT  $T_2$  used as switch, it is equal to

$$C_{\text{eq}} = C_{\text{data-select}} + C_{\text{g}T_2} + C_{\text{gs}T_2} + C_{\text{gd}T_2}$$
 (6a)

and for current-programming driver circuits, which contain both the switching TFT  $T_3$  and  $T_4$  whose gates are connected to Select line, it is equal to

$$C_{\text{eq}} = C_{\text{data-select}} + C_{gT_3} + C_{gT_4} + C_{gsT_3} + C_{gdT_3} + C_{gsT_4} + C_{gdT_4}.$$
 (6b)

It is worth noting that in (6a) and (6b) we include the effect of parasitic capacitances too. Indeed, we are assuming that when the Select goes up the drain and source voltages of the switching TFTs remain constant; thus the entire capacitive load on the Select is provided by the intrinsic capacitance ( $C_{\rm data-select}$ ), the gate capacitance of the switching transistors ( $C_{\rm g}$ ), and their parasitic capacitances ( $C_{\rm gs}$  and  $C_{\rm gd}$ ).

By inspection of Eq. (5), it is apparent the square law dependence of  $t_{\rm line}$  from m in practical cases makes the contribution of time  $t_{\rm settle}$  (evaluated in the Appendix A) negligible with respect to  $t_{\rm line}$ . This is true of course for high and medium gray levels. Indeed, as highlighted by (A.1),  $t_{\rm settle}$  must be taken into account when low gray levels (i.e., low values of  $I_{\rm data}$ ) are of concern.

In conclusion, to compare the topologies we have to evaluate the capacitive load on the select line and on the gate of the driving TFT, and assume m and n are constant. In the following, keeping in mind the features of QVGA, we will assume m = 320 and n = 240.

#### 3.2. Power consumption

Power consumption in a circuit depends on a variety of factors including OLED current requirements, the supply voltage, TFT sizing, and current rise times. In general, we have both static and dynamic power consumption contributions. However, to compare the topology, under the assumption of an equal output current, we need only to consider the dynamic contribution

$$P_{\rm dyn} = C_{\rm Deq} V_{\rm swing}^2 f, \tag{7}$$

where  $C_{\rm Deq}$  is the charging and discharging equivalent capacitance at the gate of the driving TFT,  $V_{\rm swing}$  is the voltage swing on the node and f is the signal frequency set to  $60\,{\rm Hz}$ .

#### 3.3. Area

In this specific application, silicon area represents an important feature, especially for an AMOLED display bottom emitting [3]. Indeed, here the OLED is placed near the circuitry, thus placing a limit on the aperture ratio, since the effective area through which the light passes is less than the total pixel area. Of course circuits with lower and smaller components (i.e. a higher aperture ratio) allow a higher level of brightness.

### 4. Comparisons

To compare the four driving circuits, we consider the TFT shown in Fig. 5 whose main design rules, device



Fig. 5. TFT cross-section (the quantities indicated are evaluated in Table 1).

Table 1
Design rules, device parameters and parasitics

| Parameter                           | Value                                      |
|-------------------------------------|--------------------------------------------|
| Gate length                         | 12 μm                                      |
| Gate metal width                    | 10 μm                                      |
| Source/drain metal width            | 15 μm                                      |
| Contact size                        | $10  \mu \text{m} \times 10  \mu \text{m}$ |
| Gate/drain-source overlap           | 1 μm                                       |
| Gate metal sheet-resistance         | $0.058\Omega/\Box$                         |
| Source/drain metal sheet-resistance | $0.9\Omega/\Box$                           |
| Gate-nitride thickness              | 100 nm                                     |
| Poly Si layer thickness             | 50 nm                                      |
| Gate metal thickness                | 75 nm                                      |
| Source/drain metal thickness        | 200 nm                                     |
| Isolation-nitride thickness         | 1 μm                                       |
| $C_{ m data-select}$                | 0.46 fF                                    |
| $R_{ m select}$                     | $12\Omega$                                 |
| $R_{ m data}$                       | $0.84\Omega$                               |

Table 2 Driver characteristics

|                                  | 2-TFT                 | 4-TFT                 | Current<br>mirror     | Current<br>memory     |
|----------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| $T_1$                            | $1  \mu m / 1  \mu m$ |
| $T_2$                            | $1 \mu m/1 \mu m$     | $1 \mu m/1 \mu m$     | $1 \mu m / 1 \mu m$   | $1  \mu m / 1  \mu m$ |
| $T_3$                            | _                     | $1 \mu m/1 \mu m$     | $1 \mu m / 1 \mu m$   | $1  \mu m / 1  \mu m$ |
| $T_4$                            | _                     | $1 \mu m/1 \mu m$     | $1 \mu m/1 \mu m$     | $1  \mu m / 1  \mu m$ |
| $C_{\rm gs,gd}$ $(T_1)$ (fF)     | 0.4                   | 0.4                   | 0.4                   | 0.4                   |
| $C_{gs,gd}$ $(T_2)$ (fF)         | 0.4                   | 0.4                   | 0.4                   | 0.4                   |
| $C_{\rm gs,gd}$ $(T_3)$ (fF)     | _                     | 0.4                   | 0.4                   | 0.4                   |
| $C_{\rm gs,gd}$ $(T_4)$ (fF)     | _                     | 0.4                   | 0.4                   | 0.4                   |
| $C_{\rm g}(T_1)$ (fF)            | 0.3                   | 0.3                   | 0.3                   | 0.3                   |
| $C_{\rm g}$ $(T_2)$ (fF)         | 0.3                   | 0.3                   | 0.3                   | 0.3                   |
| $C_{g}(T_{3})$ (fF)              | _                     | 0.3                   | 0.3                   | 0.3                   |
| $C_{\rm g}$ $(T_4)$ $({\rm fF})$ | _                     | 0.3                   | 0.3                   | 0.3                   |
|                                  |                       |                       |                       |                       |

Table 3 Values of  $C_{\text{eq}}$  and  $C_{\text{Deq}}$ 

|                                                            | 2-TFT | 4-TFT | Current<br>mirror | Current<br>memory |
|------------------------------------------------------------|-------|-------|-------------------|-------------------|
| $C_{\text{eq}} \text{ (fF)}$ $C_{\text{Deq}} \text{ (fF)}$ | 1.56  | 1.56  | 2.66              | 2.66              |
|                                                            | 207.6 | 208.2 | 304.2             | 303.5             |

parameters and related parasitics are summarized in Table 1. We assume the driving TFTs to be equal, and report their transistor aspect ratios together with those of the other transistors in the driver in Table 2. The gate to source, gate to drain, and gate capacitances are also given in Table 2. Capacitance values of  $C_{\rm eq}$  and  $C_{\rm Deq}$  are those reported in Table 3.

Considering a current of  $40 \,\mu\text{A}$  to be delivered to the OLED (which represents a typical value to have high luminance level for an AMOLED display [7]), we are in a position to evaluate FR (or its inverse named  $T_{\text{matrix}}$ ) from

Table 4 Comparison results

|                       | 2-TFT     | 4-TFT     | Current<br>mirror | Current<br>memory |
|-----------------------|-----------|-----------|-------------------|-------------------|
| $T_{\rm matrix}$ (ns) | 505.0 (1) | 505.0 (1) | 6802.7<br>(13.5)  | 6711.4<br>(13.3)  |
| FR (MHz)              | 2.0       | 2.0       | 0.1               | 0.1               |
| Dynamic power (nW)    | 0.2 (1)   | 0.2 (1)   | 0.3 (1.5)         | 0.3 (1.5)         |
| Area (µm²)            | 4 (1)     | 8 (2)     | 8 (2)             | 8 (2)             |

Eqs. (4)–(6), the dynamic power consumption from Eq. (7), and the area. The results obtained, that allow comparisons with a QVGA display (m = 320, n = 240), are presented in Table 4, where the normalized results with respect to the best values are reported in round brackets.

As expected, the circuit that shows the best performance in terms of speed, power consumption and area is the 2-TFT. However, as we discussed in Section 2, it is the most sensitive to mobility and threshold voltage variations, because it is not a compensated driver circuit. Therefore, among the compensated solutions, the 4-TFT topology seems the most attractive thanks to its better speed and power consumption performance (paid for in term of silicon area) compared with the current-driver circuits. Of course, unlike for the current mode topologies, this topology is still affected by uncompensated variation in mobility. Nevertheless, this variation is much lower than the one on the threshold voltage.

Finally, observing the last two columns of Table 4, it is worth noting the worst performances of the current-programming driver circuits in terms of  $T_{\rm matrix}$  and, consequently, FR even in the case of high gray level (i.e., high value of current provided to the OLED). Indeed, considering low gray values, the time to settle pixel luminance significantly increases [11], further confirming the trend outlined in the table.

#### 5. Simulation results

To validate the analysis developed above, simulations on driver circuits were performed by using AIM-SPICE 3.2 and the transistor model PSIA2 poly-Si TFT (LEVEL = 16), with a threshold voltage and surface mobility equal to 1.5 V and  $100 \text{ cm}^2/\text{V}$  s, respectively.

To verify whether the compensated topologies behaved correctly, the drain current variation of driving TFT with a threshold voltage shift,  $\Delta V_{\rm t}$ , equal to  $\pm 0.5\,\rm V$  (a percentage shift of  $\pm 33.3\%$ ) were analyzed. The results obtained are reported in Figs. 6–9 for 2-TFT, 4-TFT, current mirror and current memory driver circuits, respectively, and the corresponding error percentages are summarized in Table 5. It is apparent that 2-TFT suffers from drain current variation, while the compensated topologies have a negligible percentage variation, which is two orders of magnitude lower than that for 2-TFT circuits. It is worth



Fig. 6. Drain current shifts for the 2-TFT driver circuit at 27 °C.



Fig. 7. Drain current shifts for the 4-TFT driver circuit at 27 °C.



Fig. 8. Drain current shifts for the current mirror driver circuit at 27 °C.

noting the efficient compensation of the 4-TFT topology under the assumption of the same electrical properties of  $T_1$  and  $T_3$ . Indeed, simulation results show that a voltage



Fig. 9. Drain current shifts for current memory driver circuit at 27 °C.

Table 5 Percentage errors on drain current for a 33.3%  $V_t$  shift

|                                                           | 2-TFT            | 4-TFT         | Current<br>mirror | Current<br>memory   |
|-----------------------------------------------------------|------------------|---------------|-------------------|---------------------|
| $\Delta V_{\rm t} = -33.3\%$ $\Delta V_{\rm t} = +33.3\%$ | +44.1%<br>-36.1% | +0.7% $-0.5%$ | +0.3%<br>-0.01%   | $+0.01\% \\ -0.3\%$ |

Table 6 Comparisons between expected and simulated results of  $t_{\text{line-pixel}}$ 

|                                                   | 2-TFT    | 4-TFT      | Current<br>mirror | Current<br>memory |
|---------------------------------------------------|----------|------------|-------------------|-------------------|
| Expected (fs) Simulated (fs) Percentage error (%) | 46.1 (1) | 46.1 (1)   | 70.2 (1.5)        | 70.2 (1.5)        |
|                                                   | 50.2 (1) | 53.5 (1.1) | 82.0 (1.6)        | 78.4 (1.6)        |
|                                                   | 8.9      | 16.1       | 16.8              | 11.7              |

Table 7 Comparisons between expected and simulated results of  $P_{\text{dyn-pixel}}$ 

|                                                   | 2-TFT     | 4-TFT       | Current<br>mirror | Current<br>memory |
|---------------------------------------------------|-----------|-------------|-------------------|-------------------|
| Expected (pW) Simulated (pW) Percentage error (%) | 199.9 (1) | 201.9 (1.0) | 296.1 (1.5)       | 293.4 (1.5)       |
|                                                   | 215.6 (1) | 224.3 (1.0) | 341.5 (1.6)       | 328.4 (1.5)       |
|                                                   | 7.9       | 10.0        | 15.3              | 11.9              |

shift of 33.3% between the two TFTs implies a proportional drain current shift.

Simulation results in regard to speed and dynamic power consumption for a single pixel were also gathered and are summarized in Tables 6 and 7, respectively. It is apparent that expected results agree with simulations, confirming the comparisons carried out in Section 4. An equivalent accuracy was found for the negligible  $t_{\rm settle}$ .



Fig. 10. Drain current shifts for the 2-TFT driver circuit at 150 °C.



Fig. 11. Drain current shifts for the 4-TFT driver circuit at 150 °C.



Fig. 12. Drain current shifts for the current mirror driver circuit at 150 °C.

It is worth noting that simulation data reported in Figs. 6–9 were obtained by setting the simulation temperature to 27 °C. Of course, threshold voltage shift



Fig. 13. Drain current shifts for the current memory driver circuit at  $150\,^{\circ}\text{C}$ .

depends on device thermal conditions, which are ones of the main causes of TFT performance degradation [12]. Indeed, due to the high drain current levels delivered, the circuit is thermally stressed, and it was demonstrated that device temperature can grow up to 200 °C, with an increasing TFT threshold voltage. In order to evaluate how the compensating driver circuits respond to these thermal stresses, we also performed simulations at temperatures higher than 27 °C. The results are shown in Figs. 10–13, where transient waveforms are plotted for a simulation temperature equal to 150 °C. In this case, the uncompensated driver circuit (see Fig. 10) suffers not only from the random threshold voltage variation, but also from the positive voltage threshold shift, causing a percentage error in the current delivered to the OLED equal to 25% (a current equal to 30 µA is provided instead of the desired level of 40 µA). The case of the 4-TFT driver circuit is particularly interesting (see Fig. 11). Indeed, in this case the compensation scheme fails, since TFT  $T_1$  and  $T_3$ , which would have the same threshold voltage, conduct different amount of currents (i.e., have different thermal stress), and thus suffer from unequal threshold voltage shifts. As a results, to the percentage error in the current delivered to the OLED equal to 25%, as in the previous case, a further current shift occurs whose error is about 40%. Finally, as shown by Figs. 12 and 13, the threshold voltage shift has no effect on the current delivered to the OLED by the current-programming driver circuits for the intrinsic nature of these topologies.

As a result of the analysis and comparisons developed through the paper, we can state that among the compensated topologies the best is the voltage driver 4-TFT whose speed performance is about 10 times higher than the current-driven topologies with a higher than 30% saving on power consumption. However, it has been shown that this compensation scheme suffers from performance degradation due to temperature variations (even if techniques can be exploited to reduce the increasing of

device temperature when high drain current levels are of concern [12]). Moreover, the 4-TFT topology is uncompensated for mobility variation. Thus, if a 10% variation on the current delivered to the OLED is not acceptable, the topologies which promise the highest accuracy are the current-driver circuits.

#### 6. Conclusions

In this paper, we have presented a review of AMOLED driver circuits, which can be divided into two groups, voltage- and current-programming driver circuits. Except for the 2-TFT topology (the simplest one), the others are able to compensate the threshold voltage variations. The comparison involved speed, power consumption and area, and was detailed for a QVGA display.

Among the compensated topologies the best is the voltage driver 4-TFT whose speed performance is about 10 times higher than the current-driven topologies with a higher than 30% saving on power consumption. However, if the 10% variation on the current drain due to the mobility variation is not acceptable, the topology to be used is the current-driver.

The analytical results for a single pixel were also evaluated in simulations through transistor-like simulator AIM-SPICE and found high agreement with the overall analytical results.

#### Appendix A

Time  $t_{\text{settle}}$  must be evaluated differently for voltage- and current-programming driver circuits [6]. In particular, for 2-TFT and 4-TFT driver circuits, it is given by  $t_{\text{settle}} = 2.2C_{\text{Deq}}R_{\text{Deq}}$ , where  $R_{\text{Deq}}$  and  $C_{\text{Deq}}$  are the equivalent resistance of the data line and the charging and discharging equivalent capacitance at the gate of the driving TFT, respectively.

For current mirror and current memory driver circuits  $t_{\text{settle}}$  results as

$$t_{\text{settle}} = 0.8 \frac{C_{\text{Deq}} V_{\text{data}}}{I_{\text{data}}},\tag{A.1}$$

where  $V_{\rm data}$  and  $I_{\rm data}$  are the voltage at the gate of the driving TFT and the current delivered to the OLED, respectively.

 $C_{\mathrm{Deq}}$  can be evaluated by assuming the voltage on the select line is stationary when the data is being written on the pixel. Hence, the equivalent capacitance of the pixel in its OFF state is the sum of the gate–source overlap capacitance,  $C_{\mathrm{gs}}$ , of the switching TFTs and the capacitance between the select line and the data line,  $C_{\mathrm{data-select}}$ . Otherwise, when the pixel is ON, the total capacitance is the sum of the previously introduced contributions plus the gate–drain capacitance,  $C_{\mathrm{gd}}$ , of the switching TFTs, the gate capacitance,  $C_{\mathrm{g}}$ , and the gate–source capacitance,  $C_{\mathrm{gs}}$  of the driving TFTs. Therefore, the relationships to evaluate  $C_{\mathrm{Deq}}$  for 2-TFT, 4-TFT, current mirror and

current memory topologies are

$$C_{\text{Deq}} = n(C_{\text{data-select}} + C_{\text{gs}T_2}) + C_{\text{gd}T_2} + C_{\text{gd}T_1} + C_{\text{gs}T_1},$$
(A.2)

$$C_{\text{Deq}} = n(C_{\text{data-select}} + C_{\text{gs}T_2}) + C_{\text{gd}T_2} + C_{\text{gs}T_3} + C_{\text{g}T_1} + C_{\text{gs}T_1},$$
(A.3)

$$C_{\text{Deq}} = n(C_{\text{data-select}} + C_{\text{gs}T_3} + C_{\text{gs}T_4}) + C_{\text{gd}T_4} + C_{\text{gs}T_2} + C_{\text{gT}_2} + C_{\text{gT}_1} + C_{\text{gs}T_1},$$
(A.4)

$$C_{\text{Deq}} = n(C_{\text{data-select}} + C_{\text{gs}T_3} + C_{\text{gs}T_4}) + C_{\text{gd}T_4} + C_{\text{gT}_1} + C_{\text{gs}T_1}, \tag{A.5}$$

respectively.

#### References

- G. Gu, S.R. Forrest, Design of flat-panel displays based on organic light-emitting devices, IEEE J. Sel. Top. Quant. Electron. 4 (2) (1998) 83–99.
- [2] S.H. Jung, W.J. Nam, M.K. Han, A new voltage modulated AMOLED pixel design compensating threshold voltage variation of poly-Si TFTs, SID 33 (1) (2002) 622–625.
- [3] A. Nathan, A. Kumar, K. Sakariya, P. Servati, S. Sambandan, D. Striakhilev, Amorphous silicon thin film transistor circuit integration for organic LED displays on glass and plastic, IEEE J. Solid-State Circuits 39 (9) (2004) 1477–1486.
- [4] C. Toumazou, J. Hughes, N. Battersby (Eds.), Switched-Currents (An Analogue Technique for Digital Technology), IEE Press, UK, 1993.
- [5] Y. He, R. Hattori, J. Kanicki, Current source a-Si:H thin-film transistor circuit for active-matrix organic light-emitting displays, IEEE Electron. Device Lett. 21 (12) (2000) 590–592.
- [6] R. Hattori, et al., Current-writing active-matrix circuit for organic light-emitting diode display using a-Si:H thin-film-transistors, IEICE Trans. Electron. 1E83-C (5) (2000) 779–782.
- [7] A. Kumar, K. Sakariya, P. Servati, S. Alexander, D. Striakhilev, K.S. Karim, A. Nathan, M. Hack, E. Williams, G.E. Jabbour, Design considerations for active matrix light emitting diode arrays, IEE Proc. Circuits Devices Syst. 150 (4) (2003) 322–328.
- [8] R.M.A. Dawson, Z. Shen, D.A. Furst, et al., The impact of the transient response of organic light emitting diodes on the design of active matrix OLED displays, in: IEDM '98 Technical Digest, International 6–9, 1998, pp. 875–878.
- [9] J.C. Goh, H.J. Chung, J. Jang, A new pixel circuit for active matrix organic light emitting diodes, IEEE Electron. Device Lett. 23 (9) (2002) 544–546.
- [10] J.M. Rabaey, Digital Integrated Circuits, Prentice-Hall Electronics and VLSI Series. 1996.
- [11] J.H. Baek, et al., A current-mode display driver IC using sample-and-hold scheme for QVGA full-color AMOLED displays, IEEE J. Solid-State Circuits 41 (12) (2006) 2974–2982.

[12] S. Inoue, H. Ohshima, T. Shimoda, A current-mode display driver IC using sample-and-hold scheme for QVGA full-color AMOLED displays, in: International Electron Device Meeting, 1997, pp. 527–530.



Gaetano Palumbo was born in Catania, Italy, in 1964. He received the laurea degree in Electrical Engineering in 1988 and a Ph.D. degree from the University of Catania in 1993. Since 1993 he conducts courses on Electronic Devices, Electronics for Digital Systems and Basic Electronics. In 1994 he joined the Dipartimento Elettrico Elettronico e Sistemistico (DEES), now Dipartimento di Ingegneria Elettrica Elettronica e dei Sistemi (DIEES), at the University of Catania as a

researcher, subsequently becoming an associate professor in 1998. Since 2000 he is a full professor in the same department.

His primary research interest has been analog circuits with particular emphasis on feedback circuits, compensation techniques, current-mode approach, low-voltage circuits. Then, his research has also embraced digital circuits with emphasis on bipolar and MOS current-mode digital circuits, adiabatic circuits, and high-performance building blocks focused on achieving optimum speed within the constraint of low power operation. In all these fields he is developing some research activities in collaboration with STMicroelectronics of Catania.

He was the co-author of three books "CMOS Current Amplifiers" and "Feedback Amplifiers: Theory and Design" and "Model and Design of Bipolar and MOS Current-Mode Logic (CML, ECL and SCL Digital Circuits)" all by Kluwer Academic Publishers, in 1999, 2001 and 2005, respectively, and a textbook on electronic device in 2005. He is the author of 300 scientific papers on referred international journals (over 120) and in conferences. Moreover he is co-author of several patents.

Since June 1999 to the end of 2001 and since 2004 to 2005 he served as an Associated Editor of the *IEEE Transactions on Circuits and Systems*, *Part I* for the topic "Analog Circuits and Filters" and "Digital Circuits and Systems," respectively. Since 2006 at 2007 he served as an Associated Editor of the *IEEE Transactions on Circuits and Systems*, *Part II*. Finally, since 2008 he is serving again as Associated Editor of the *IEEE Transactions on Circuits and Systems*, *Part I*.

In 2005 he was one of the 12 panelists in the scientific-disciplinare area 09—industrial and information engineering of the Committee for Evaluation of Italian Research (CIVR), which has the aim to evaluate the Italian research in the above area for the period 2001–2003.

In 2003 he received the Darlington Award.

Prof. Palumbo is an IEEE Fellow.



Melita Pennisi was born in Catania, Italy, in 1980. She received the laurea degree (with honors) in electronics engineering from the University of Catania, Catania, Italy, in 2004. Her primary research interests include AMOLED driving circuits, bipolar and CMOS harmonic oscillators and submicron digital circuits.